Products

Meet the Solido Custom IC Team at DAC 2025

The Solido Custom IC (CIC) team is gearing up for an exciting presence at DAC 2025, where visitors will discover our innovative AI solutions that are transforming the custom IC landscape. Join us from June 23-25 in San Francisco to experience firsthand how our advanced AI-powered tools are revolutionizing design and verification workflows.

At the Siemens EDA booth #2611, our team will be on site to guide you through an exciting interactive demo experience where you can explore our latest AI innovations in action.

In addition to our demos, we will be hosting informative panels, technical presentations, and poster sessions featuring real-world applications and customer success stories. These sessions provide valuable insights into practical AI-driven approaches that can enhance design cycles, improve verification quality, and optimize performance for your custom IC projects.

We have compiled a comprehensive overview of our activities at DAC, detailing when and where you can connect with our team and learn more about our innovative solutions.

DAC Day 1: June 23

Panels & Presentations with Amit Gupta

Join Amit Gupta, Vice President and General Manager of Solido CIC and Siemens EDA AI, as he shares his expertise across multiple sessions on DAC’s opening day. Catch his technical presentation with Nvidia and participate in the dynamic panel discussions that follow.

11:15am – 12:00pm
Location: DAC Pavilion, Level 2 Exhibit Hall
Tech Talk with Nvidia: Unlocking the Power of AI in EDA
3:00pm – 4:00pm
Location: DAC Pavilion, Level 2 Exhibit Hal
Cooley’s DAC Troublemaker Panel
4:30pm – 5:15pm 
Location: 2004, Level 2
Siemens Panel: Achieving industrial-grade AI in EDA: challenges, lessons, and opportunities

Engineering Track Presentations

10:30am – 10:45am
Location: 2010, Level 2
Accelerating SRAM Design Cycles With Additive AI Technology (MediaTek)
10:45am – 11:00am
Location: 2010, Level 2
Novel TRNG Verification with a High-Performance Simulation Methodology (Microsoft)
11:00am – 11:15am
Location: 2010, Level 2
Accelerating Bandgap Reference High-Sigma Verification with Additive AI Technology (Microsoft)
11:45am – 12:00pm
Location: 2010, Level 2
Advanced Verification Solutions for Communication ICs to Ensure High Quality Amid PVT Variations (THine)
3:45pm – 4:00pm
Location: 2010, Level 2
Logic and SRAM Library Generation and Analysis for Digital Design Enablement (Google)
4:45pm – 5:00pm
Location: 2010, Level 2
Robust Verification for Complex Liberty IP (NXP)

Engineering Track Posters

5:00pm – 6:00pm
Location: Poster Reception – Level 2 Exhibit Hall  
Advanced Yield Prediction for SRAM Bitcells with Rare Defect Modeling Leveraging AI-Powered Methodology (GlobalFoundries)
5:00pm – 6:00pm
Location: Poster Reception – Level 2 Exhibit Hall 
Using AI to Validate Standard Cell Liberty IP Riddled with Sparse and Disparate Data (Infineon)
5:00pm – 6:00pm
Location: Poster Reception – Level 2 Exhibit Hall 
Accelerating SRAM Design Cycles With Additive AI Technology (MediaTek)
5:00pm – 6:00pm
Location: Poster Reception – Level 2 Exhibit Hall
Novel TRNG Verification with a High-Performance Simulation Methodology (Microsoft)
5:00pm – 6:00pm
Location: Poster Reception – Level 2 Exhibit Hall 
Accelerating Bandgap Reference High-Sigma Verification with Additive AI Technology (Microsoft)
5:00pm – 6:00pm
Location: Poster Reception – Level 2 Exhibit Hall  
Advanced Verification Solutions for Communication ICs to Ensure High Quality Amid PVT Variations (THine)
5:00pm – 6:00pm
Location: Poster Reception – Level 2 Exhibit Hall 
Logic and SRAM Library Generation and Analysis for Digital Design Enablement (Google)
5:00pm – 6:00pm  
Location: Poster Reception – Level 2 Exhibit Hall
Robust Verification for Complex Liberty IP (NXP)

DAC Day 2: June 24

Engineering Track Posters

5:00pm – 6:00pm  
Location: Poster Reception – Level 2 Exhibit Hall
AI-Based Trimming and Optimization for Voltage Regulators: Proven Accuracy with Wafer Data (SK hynix)
5:00pm – 6:00pm  
Location: Poster Reception – Level 2 Exhibit Hall
Automated QA for Standard Cell Libraries used in RAIN RFID Chips (Impinj)
5:00pm – 6:00pm  
Location: Poster Reception – Level 2 Exhibit Hall
Portfolio Re-characterization Using AI (NXP)

Engineering Track Poster Gladiator Showdown

5:21 – 5:28 PM
Location: Poster Reception – Level 2 Exhibit Hall

We are proud to announce that the poster “Accelerating Chip Design with AI-Powered Additive Learning for Deep Sub-Micron Technologies” is a DAC Gladiator Poster Award finalist. We will present this innovative research in a dynamic 5-minute format, competing for the award against other finalists. Join us to learn how AI-powered additive learning is advancing chip design in deep sub-micron technologies.

DAC Day 3: June 25

Engineering Track Posters

12:15pm – 1:15pm
Location: Poster Reception – Level 2 Exhibit Hall
Accelerating Chip Design with AI-Powered Additive Learning for Deep Sub-Micron Technologies (Microchip)
12:15pm – 1:15pm  
Location: Poster Reception – Level 2 Exhibit Hall
Enhancements in Cell-Aware UDFM Models to Optimize the Development Flow of Custom Macros/IP and Standard Cell Libraries (NXP)

We look forward to connecting with you at DAC 2025. Whether you are interested in specific technical sessions, want to discuss your design challenges with our experts, or simply catch up on the latest developments in Solido solutions, we would love to meet you.

Stop by the Siemens EDA booth (#2611), check out our presentations and poster sessions, or reach out to your account manager to schedule a dedicated meeting. See you in San Francisco!

Emma-Jane Crozier

Emma-Jane Crozier is a Product Marketing Manager at Siemens EDA for Solido Custom IC products. With extensive experience in B2B marketing within the semiconductor industry, she develops strategic content and messaging that drives product adoption and customer engagement.

More from this author

Leave a Reply

This article first appeared on the Siemens Digital Industries Software blog at https://blogs.sw.siemens.com/cicv/2025/06/16/meet-the-solido-custom-ic-team-at-dac-2025/