Podcasts

Breaking the coverage bottleneck: Unifying verification for modern chips

Harry Foster talks with Vladislav Palfy, Director of Solutions Management at Siemens EDA, about why coverage closure has become one of the biggest bottlenecks in modern verification. Drawing on insights from his white paper, Questa One Unified Coverage Solution: Transforming Verification Through Intelligence, Vladislav explains how traditional brute-force approaches to coverage are struggling to keep up with the complexity of today’s semiconductor designs. Learn how a unified, intelligent approach to coverage—combining planning, automation, and analytics—helps teams break through coverage plateaus, reduce regression effort, and achieve faster, more confident verification closure. 

Key Discussion Points

  • Why coverage closure is so hard today: How increasing design complexity and fragmented workflows have turned the last 10% of coverage into a major project risk.
  • The coverage plateau problem: Why adding more tests often stops improving coverage—and how intelligent analysis helps teams target the real gaps.
  • Unified coverage explained: How integrating planning, analysis, and execution creates a more systematic and predictable path to verification completeness.
  • The role of the unified coverage database: How a centralized coverage architecture enables collaboration across teams, tools, and geographies.
  • From brute force to intelligent automation: How targeted test generation and coverage analytics dramatically reduce regression workloads.
  • Looking ahead: How AI-driven verification and predictive coverage planning could transform how engineers approach coverage closure in the next generation of chip design.
Harry Foster

Harry Foster

Chief Scientist Verification, Siemens EDA

Vladislav Palfy

Vladislav Palfy

Director of Solutions Management, Siemens EDA

Bugged Out Podcast

Bugged Out

Every chip has bugs — the real question is how fast you can find and fix them. Bugged Out is the bite-sized podcast where we shine a light on the art (and science) of functional verification.

In just 10–15 minutes per episode, host Harry Foster, Chief Scientist, Verification, Siemens EDA, sits down with leading innovators, engineers, and researchers to talk about what’s shaping the future of verification — from AI-driven tools to design-for-test, coverage closure, reliability, and more. Expect candid conversations, practical insights, and a few “war stories” from the trenches of debug.

Whether you’re a verification engineer, a design lead, or simply curious about how we “get the bugs out” of the chips that power our world, Bugged Out delivers focused, informative conversations designed to fit your busy schedule.

Listen on:

Comments

One thought about “Breaking the coverage bottleneck: Unifying verification for modern chips

Leave a Reply

This article first appeared on the Siemens Digital Industries Software blog at https://blogs.sw.siemens.com/podcasts/bugged-out/breaking-the-coverage-bottleneck-unifying-verification-for-modern-chips/