{"id":1408,"date":"2010-06-09T12:24:19","date_gmt":"2010-06-09T19:24:19","guid":{"rendered":"https:\/\/blogs.mentor.com\/verificationhorizons\/?p=1408"},"modified":"2026-03-27T08:44:31","modified_gmt":"2026-03-27T12:44:31","slug":"uvm-joint-statement-issued-by-mentor-cadence-synopsys","status":"publish","type":"post","link":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/2010\/06\/09\/uvm-joint-statement-issued-by-mentor-cadence-synopsys\/","title":{"rendered":"UVM: Joint Statement Issued by Mentor, Cadence &amp; Synopsys"},"content":{"rendered":"<h3><a href=\"http:\/\/www10.edacafe.com\/blogs\/guest\/2010\/06\/07\/accellera-at-dac-defining-a-universal-verification-methodology\/\" target=\"_blank\" rel=\"noopener\"><img loading=\"lazy\" decoding=\"async\" style=\"margin-left: 0px;margin-right: 0px\" src=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2010\/06\/edacafeguestblog.gif\" alt=\"EDACafe Guest Blog\" width=\"215\" height=\"105\" align=\"right\" border=\"0\" \/><\/a> DAC Attendees Invited to Accellera\u2019s Breakfast sponsored by Mentor, Cadence &amp; Synopsys<\/h3>\n<p>The full statement can be read at EDA Cafe, click <a href=\"http:\/\/www10.edacafe.com\/blogs\/guest\/2010\/06\/07\/accellera-at-dac-defining-a-universal-verification-methodology\/\" target=\"_blank\" rel=\"noopener\">here<\/a>.<\/p>\n<p>The Big-3 EDA companies point out in the statement the work within Accellera to create an interoperability guide and kit to ensure verification IP and testbenches written in either the Verification Methodology Manual (<a href=\"http:\/\/www.vmmcentral.org\/\" target=\"_blank\" rel=\"noopener\">VMM<\/a>) or the Open Verification Methodology (<a href=\"http:\/\/www.ovmworld.org\" target=\"_blank\" rel=\"noopener\">OVM<\/a>) can work together.\u00a0 This preserves the investments made to date by users of those two methodologies.<\/p>\n<p>The joint statement also says the Accellera Universal Verification Methodology (<a href=\"http:\/\/www.accellera.org\/activities\/vip\/\" target=\"_blank\" rel=\"noopener\">UVM<\/a>) is based on OVM 2.1.1 and firmly rooted in SystemVerilog.\u00a0 While we know today UVM is OVM 2.1.1 with a few small changes or additions, it is made clear that Accellera has just begun.\u00a0 What happens next is the topic of the <a href=\"http:\/\/www.accellera.org\/events\/\" target=\"_blank\" rel=\"noopener\">Accellera breakfast<\/a> meeting.\u00a0 (Have you <a href=\"http:\/\/www.accellera.org\/events\/register\" target=\"_blank\" rel=\"noopener\">registered<\/a> yet for it?)<\/p>\n<p>The joint statement asked these questions:<\/p>\n<ul>\n<li>If we fast forward by a year, what would UVM base class release X look like?<\/li>\n<li>What features should it have to solve the problems faced a year from now? 3 years from now?<\/li>\n<li>Are we looking at adding more of the same or make a quantum leap in our ability to deal with much larger and significantly more complex designs?<\/li>\n<li>What specifically are we doing to improve our ability to find bugs in the design and then fix them?<\/li>\n<\/ul>\n<p>What questions do you have?\u00a0 If you want to share them here, please do.\u00a0 If you cannot attend the breakfast in person, I\u2019ll bring your questions along to ask and report back after DAC on what happened at the Accellera breakfast.<\/p>\n","protected":false},"excerpt":{"rendered":"<p>DAC Attendees Invited to Accellera\u2019s Breakfast sponsored by Mentor, Cadence &amp; Synopsys The full statement can be read at EDA&#8230;<\/p>\n","protected":false},"author":71541,"featured_media":0,"comment_status":"open","ping_status":"open","sticky":false,"template":"","format":"standard","meta":{"spanish_translation":"","french_translation":"","german_translation":"","italian_translation":"","polish_translation":"","japanese_translation":"","chinese_translation":"","footnotes":""},"categories":[1],"tags":[326,623,732,751,787,819,825,835,843],"industry":[],"product":[],"coauthors":[],"class_list":["post-1408","post","type-post","status-publish","format-standard","hentry","category-news","tag-accellera","tag-ovm","tag-standards","tag-systemverilog","tag-uvm","tag-verification","tag-verification-ip","tag-vip","tag-vmm"],"_links":{"self":[{"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/posts\/1408","targetHints":{"allow":["GET"]}}],"collection":[{"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/posts"}],"about":[{"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/types\/post"}],"author":[{"embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/users\/71541"}],"replies":[{"embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/comments?post=1408"}],"version-history":[{"count":1,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/posts\/1408\/revisions"}],"predecessor-version":[{"id":14651,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/posts\/1408\/revisions\/14651"}],"wp:attachment":[{"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/media?parent=1408"}],"wp:term":[{"taxonomy":"category","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/categories?post=1408"},{"taxonomy":"post_tag","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/tags?post=1408"},{"taxonomy":"industry","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/industry?post=1408"},{"taxonomy":"product","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/product?post=1408"},{"taxonomy":"author","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/coauthors?post=1408"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}