{"id":11728,"date":"2015-07-27T07:34:51","date_gmt":"2015-07-27T14:34:51","guid":{"rendered":"https:\/\/blogs.mentor.com\/verificationhorizons\/?p=11728"},"modified":"2026-03-27T08:36:29","modified_gmt":"2026-03-27T12:36:29","slug":"part-10-the-2014-wilson-research-group-functional-verification-study","status":"publish","type":"post","link":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/2015\/07\/27\/part-10-the-2014-wilson-research-group-functional-verification-study\/","title":{"rendered":"Part 10: The 2014 Wilson Research Group Functional Verification Study"},"content":{"rendered":"<h2><strong>ASIC\/IC Language and Library Adoption Trends<\/strong><\/h2>\n<p>This blog is a continuation of a series of blogs related to the 2014 Wilson Research Group Functional Verification Study (<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/01\/21\/prologue-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">click here<\/a>). \u00a0In my previous blog (<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/07\/19\/part-9-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">click here<\/a>), I presented our study findings on various verification technology adoption trends. In this blog, I focus on language and library adoption trends.<\/p>\n<p>As previously noted, the reason some of the results sum to more than 100 percent is that some projects are using multiple languages; thus, individual projects can have multiple answers.<\/p>\n<p>Figure 1 shows the adoption trends for languages used to create RTL designs. Essentially, the adoption rates for all languages used to create RTL designs is projected to be either declining or flat over the next year, with the exception of SystemVerilog.<\/p>\n<p><a href=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2015\/07\/2014-WRG-BLOG-ASIC-10-1.png\"><img loading=\"lazy\" decoding=\"async\" class=\"aligncenter size-medium wp-image-11735\" src=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2015\/07\/2014-WRG-BLOG-ASIC-10-1-520x390.png\" alt=\"2014-WRG-BLOG-ASIC-10-1\" width=\"520\" height=\"390\" \/><\/a><\/p>\n<p><strong>Figure 1. ASIC\/IC Languages Used for RTL Design<\/strong><\/p>\n<p>Figure 2 shows the adoption trends for languages used to create ASIC\/IC testbenches. Essentially, the adoption rates for all languages used to create testbenches are either declining or flat, with the exception of SystemVerilog. Nonetheless, the data suggest that SystemVerilog adoption is starting to saturate or level off at about 75 percent.<\/p>\n<p><a href=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2015\/07\/2014-WRG-BLOG-ASIC-10-2.png\"><img loading=\"lazy\" decoding=\"async\" class=\"aligncenter size-medium wp-image-11736\" src=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2015\/07\/2014-WRG-BLOG-ASIC-10-2-520x390.png\" alt=\"2014-WRG-BLOG-ASIC-10-2\" width=\"520\" height=\"390\" \/><\/a><\/p>\n<p><strong>Figure 2. ASIC\/IC Languages Used for\u00a0 Verification (Testbenches)<\/strong><\/p>\n<p>Figure 3 shows the adoption trends for various ASIC\/IC testbench methodologies built using class libraries.<\/p>\n<p><a href=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2015\/07\/2014-WRG-BLOG-ASIC-10-3.png\"><img loading=\"lazy\" decoding=\"async\" class=\"aligncenter size-medium wp-image-11737\" src=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2015\/07\/2014-WRG-BLOG-ASIC-10-3-520x390.png\" alt=\"2014-WRG-BLOG-ASIC-10-3\" width=\"520\" height=\"390\" \/><\/a><\/p>\n<p><strong>Figure 3. ASIC\/IC Methodologies and Testbench Base-Class Libraries<\/strong><\/p>\n<p>Here we see a decline in adoption of all methodologies and class libraries with the exception of Accellera\u2019s UVM3, whose adoption increased by 56 percent between 2012 and 2014. Furthermore, our study revealed that UVM is projected to grow an additional 13 percent within the next year.<\/p>\n<p>Figure 4 shows the ASIC\/IC industry adoption trends for various assertion languages, and again, SystemVerilog Assertions seems to have saturated or leveled off.<\/p>\n<p><a href=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2015\/07\/2014-WRG-BLOG-ASIC-10-4.png\"><img loading=\"lazy\" decoding=\"async\" class=\"aligncenter size-medium wp-image-11738\" src=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/54\/2015\/07\/2014-WRG-BLOG-ASIC-10-4-520x390.png\" alt=\"2014-WRG-BLOG-ASIC-10-4\" width=\"520\" height=\"390\" \/><\/a><\/p>\n<p><strong>Figure 4. ASIC\/IC Assertion Language Adoption<\/strong><\/p>\n<p>In my next blog (<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/08\/10\/part-11-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">click here<\/a>) I plan to present the ASIC\/IC design and verification power trends.<\/p>\n<h2>Quick links to the 2014 Wilson Research Group Study results<\/h2>\n<ul>\n<li><a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/01\/21\/prologue-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">Prologue: The 2014 Wilson Research Group Functional Verification Study<\/a><\/li>\n<li><a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/01\/21\/understanding-and-minimizing-study-bias\/\" target=\"_blank\" rel=\"noopener\">Understanding and Minimizing Study Bias<\/a><\/li>\n<li>Part 1 \u2013 <a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/02\/08\/part-1-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">FPGA Design Trends<\/a><\/li>\n<li>Part 2\u00a0\u2013 <a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/03\/11\/part-2-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">FPGA Verification Effort Trends<\/a><\/li>\n<li>Part\u00a03\u00a0\u2013 <a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/04\/01\/part-3-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">FPGA Verification Effort Trends (Continued)<\/a><\/li>\n<li>Part 4 \u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/04\/21\/part-4-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">FPGA Verification Effectiveness Trends<\/a><\/li>\n<li>Part 5 \u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/05\/11\/part-5-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">FPGA Verification Technology Adoption Trends<\/a><\/li>\n<li>Part 6 \u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/06\/03\/part-6-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">FPGA Verification Language and Library Adoption Trends<\/a><\/li>\n<li>Part\u00a07 \u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/07\/08\/part-7-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">ASIC\/IC Design Trends<\/a><\/li>\n<li>Part 8\u00a0\u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/07\/13\/part-8-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">ASIC\/IC Resource Trends <\/a><\/li>\n<li>Part 9 \u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/07\/19\/part-9-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">ASIC\/IC Verification Technology Adoption Trends<\/a><\/li>\n<li>Part 10 \u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/07\/27\/part-10-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">ASIC\/IC Language and Library Adoption Trends<\/a><\/li>\n<li>Part 11\u00a0\u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/08\/10\/part-11-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">ASIC\/IC Power Management Trends<\/a><\/li>\n<li>Part 12\u00a0\u2013\u00a0<a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/08\/17\/part-12-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">ASIC\/IC Verification Results Trends<\/a><\/li>\n<li><a href=\"https:\/\/blogs.mentor.com\/verificationhorizons\/blog\/2015\/08\/22\/conclusion-the-2014-wilson-research-group-functional-verification-study\/\" target=\"_blank\" rel=\"noopener\">Conclusion: The 2014 Wilson Research Group Functional Verification Study<\/a><\/li>\n<\/ul>\n","protected":false},"excerpt":{"rendered":"<p>ASIC\/IC Language and Library Adoption Trends This blog is a continuation of a series of blogs related to the 2014&#8230;<\/p>\n","protected":false},"author":71592,"featured_media":0,"comment_status":"open","ping_status":"open","sticky":false,"template":"","format":"standard","meta":{"spanish_translation":"","french_translation":"","german_translation":"","italian_translation":"","polish_translation":"","japanese_translation":"","chinese_translation":"","footnotes":""},"categories":[1],"tags":[303,307,313,326,504,506,528,533,535,623,732,749,751,787,827,831,833],"industry":[],"product":[],"coauthors":[],"class_list":["post-11728","post","type-post","status-publish","format-standard","hentry","category-news","tag-303","tag-307","tag-313","tag-accellera","tag-functional-coverage","tag-functional-verification","tag-ieee","tag-ieee-1800","tag-ieee-1801","tag-ovm","tag-standards","tag-systemc","tag-systemverilog","tag-uvm","tag-verification-methodology","tag-verilog","tag-vhdl"],"_links":{"self":[{"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/posts\/11728","targetHints":{"allow":["GET"]}}],"collection":[{"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/posts"}],"about":[{"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/types\/post"}],"author":[{"embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/users\/71592"}],"replies":[{"embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/comments?post=11728"}],"version-history":[{"count":1,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/posts\/11728\/revisions"}],"predecessor-version":[{"id":19797,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/posts\/11728\/revisions\/19797"}],"wp:attachment":[{"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/media?parent=11728"}],"wp:term":[{"taxonomy":"category","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/categories?post=11728"},{"taxonomy":"post_tag","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/tags?post=11728"},{"taxonomy":"industry","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/industry?post=11728"},{"taxonomy":"product","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/product?post=11728"},{"taxonomy":"author","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/verificationhorizons\/wp-json\/wp\/v2\/coauthors?post=11728"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}