{"id":1670,"date":"2021-03-09T13:32:06","date_gmt":"2021-03-09T18:32:06","guid":{"rendered":"https:\/\/blogs.sw.siemens.com\/partners\/?p=1670"},"modified":"2026-03-26T12:50:02","modified_gmt":"2026-03-26T16:50:02","slug":"what-are-the-advances-in-communication-protocols-with-pcle-5-0-and-cxl","status":"publish","type":"post","link":"https:\/\/blogs.sw.siemens.com\/partners\/what-are-the-advances-in-communication-protocols-with-pcle-5-0-and-cxl\/","title":{"rendered":"PLDA is at the leading edge with advances in PCIe 5.0 and CXL"},"content":{"rendered":"\n<p><a href=\"https:\/\/www.plda.com\/\" target=\"_blank\" rel=\"noreferrer noopener\">PLDA<\/a> and <a href=\"https:\/\/eda.sw.siemens.com\/en-US\/\" target=\"_blank\" rel=\"noreferrer noopener\">Siemens Electronic Design Automation (EDA)<\/a> collaborated throughout the Peripheral Component Interconnect Express (PCIe) protocol&#8217;s evolution, enabling advanced leadership on the latest technologies. Today, the partners are working together on PCIe 5.0, PCIe 6.0, and Compute Express Link (CXL) 2.0 interconnect technologies.<\/p>\n\n\n\n<h2 class=\"wp-block-heading\">Why PCLe 5.0 and CXL?<\/h2>\n\n\n\n<p>In the semiconductor industry, there are significant advances in communication protocols. The PCIe Gen 5 (and Gen 6, whose release 1.0 is planned for 2021) standard is delivering the needed device-to-device performance to support artificial intelligence and machine learning applications as well as cloud-based workloads. The rapidly evolving CXL standard is delivering central processing unit (CPU)-to-device and CPU-to-memory communication to enable next-generation data center performance. Both are critical enablers for next-generation systems and require support in the form of semiconductor intellectual property (IP) to be deployed. PLDA made recent announcements regarding significant milestones for both PCIe and CXL, which is not a common occurrence:<\/p>\n\n\n\n<ul class=\"wp-block-list\"><li><a href=\"https:\/\/semiwiki.com\/forum\/index.php?threads\/plda%C2%AE-demonstrates-successful-pcie%C2%AE-5-0-link-training-with-its-pcie-5-0-controller-and-broadcom-phy.13193\/\" target=\"_blank\" rel=\"noreferrer noopener\">One is about the demonstration of successful PCIe 5.0 link training with PLDA&#8217;s PCIe 5.0 controller and Broadcom&#8217;s PHY<\/a><\/li><li><a href=\"https:\/\/semiwiki.com\/forum\/index.php?threads\/plda-announces-the-successful-cxl%E2%84%A2-interoperability-with-pre-production-intel-xeon-cpu-code-named-sapphire-rapids.13322\/\" target=\"_blank\" rel=\"noreferrer noopener\">The other is about successful CXL interoperability with the pre-production Intel Xeon CPU, code-named Sapphire Rapids<\/a> <\/li><\/ul>\n\n\n\n<p>Standards support is all about interoperability and both of these announcements deliver proof of PLDA IP interoperability. Let&#8217;s take a closer look.<\/p>\n\n\n\n<div class=\"wp-block-image\"><figure class=\"aligncenter size-large\"><img loading=\"lazy\" decoding=\"async\" width=\"1024\" height=\"511\" src=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/shutterstock_278932877-2-1-1024x511.jpg\" alt=\"Siemens EDA and PLDA\" class=\"wp-image-1675\" srcset=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/shutterstock_278932877-2-1-1024x511.jpg 1024w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/shutterstock_278932877-2-1-600x300.jpg 600w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/shutterstock_278932877-2-1-768x384.jpg 768w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/shutterstock_278932877-2-1-1536x767.jpg 1536w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/shutterstock_278932877-2-1-900x449.jpg 900w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/shutterstock_278932877-2-1.jpg 1538w\" sizes=\"auto, (max-width: 1024px) 100vw, 1024px\" \/><\/figure><\/div>\n\n\n\n<h3 class=\"wp-block-heading\">PCIe 5.0<\/h3>\n\n\n\n<p>What was announced here was a demonstration showcasing a stable PCIe 5.0 link training (32 GT\/s) featuring excellent signal integrity with a Broadcom\u00ae PCIe 5.0 PHY. PLDA used its <a href=\"https:\/\/www.plda.com\/products\/xpressrich5\" target=\"_blank\" rel=\"noreferrer noopener\">XpressRICH\u00ae IP Controller for PCIe 5.0<\/a><a href=\"https:\/\/www.plda.com\/products\/xpressrich5\" target=\"_blank\" rel=\"noopener\"> <\/a>with Broadcom&#8217;s PCIe 5.0 PHY IP. Several different scenarios were presented to highlight the exceptional signal integrity of the combined IPs. PLDA explained that the demo serves as a quality guarantee for System on Chip (SoC) designers using the combined solution of PLDA&#8217;s PCIe 5.0 controller and Broadcom&#8217;s PHY IP.<\/p>\n\n\n\n<p>Stephane Hauradou, CTO at PLDA, commented, &#8220;It&#8217;s a great milestone for PLDA technical teams to achieve stable PCIe Link Training at 32 GT\/s. The complexity and the challenges involved in reaching this result have evolved with the different PCIe generations, and we wanted to further demonstrate our PCIe 5.0 solutions, even though they are already proven in silicon.&#8221;<\/p>\n\n\n\n<figure class=\"wp-block-embed is-type-video is-provider-youtube wp-block-embed-youtube wp-embed-aspect-16-9 wp-has-aspect-ratio\"><div class=\"wp-block-embed__wrapper\">\n<iframe loading=\"lazy\" title=\"PCIe\u00ae 5.0 Link Training at 32 GT\/s between PLDA&#039;s PCIe 5.0 controller and Broadcom PHY\" width=\"640\" height=\"360\" src=\"https:\/\/www.youtube.com\/embed\/khtuDREW7e0?feature=oembed\" frameborder=\"0\" allow=\"accelerometer; autoplay; clipboard-write; encrypted-media; gyroscope; picture-in-picture; web-share\" referrerpolicy=\"strict-origin-when-cross-origin\" allowfullscreen><\/iframe>\n<\/div><\/figure>\n\n\n\n<h2 class=\"wp-block-heading\">CXL performance and interoperability<\/h2>\n\n\n\n<p>The CXL announcement was also about performance and interoperability.&nbsp; This time, between PLDA&#8217;s <a href=\"https:\/\/www.plda.com\/products\/xpresslink-controller-ip-cxl\" target=\"_blank\" rel=\"noreferrer noopener\">XpressLINK\u2122 CXL IP<\/a>, running on a PLDA FPGA-based add-in card and Intel&#8217;s development platform equipped with pre-production &#8220;Sapphire Rapids&#8221; processors. The PLDA XpressLINK controller implements the CXL.io, CXL.cache, and CXL.mem sub-protocols as specified in the recently released CXL 2.0 specification and is already being designed-in at leading technology companies.<\/p>\n\n\n\n<figure class=\"wp-block-image size-large\"><img loading=\"lazy\" decoding=\"async\" width=\"1024\" height=\"682\" src=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/close-up-of-an-electronic-circuit-board_medium-1024x682.jpeg\" alt=\"\" class=\"wp-image-1738\" srcset=\"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/close-up-of-an-electronic-circuit-board_medium-1024x682.jpeg 1024w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/close-up-of-an-electronic-circuit-board_medium-600x400.jpeg 600w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/close-up-of-an-electronic-circuit-board_medium-768x512.jpeg 768w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/close-up-of-an-electronic-circuit-board_medium-1536x1023.jpeg 1536w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/close-up-of-an-electronic-circuit-board_medium-2048x1364.jpeg 2048w, https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/close-up-of-an-electronic-circuit-board_medium-900x600.jpeg 900w\" sizes=\"auto, (max-width: 1024px) 100vw, 1024px\" \/><figcaption>Demo setup<\/figcaption><\/figure>\n\n\n\n<p>The demonstration was conducted at Intel&#8217;s Industry Enabling Labs as part of a long-term collaboration between PLDA and Intel&#8217;s industry enabling group. Stephane Hauradou commented, &#8220;Today&#8217;s demonstration of interoperability between PLDA&#8217;s XpressLINK CXL IP, which delivers the lowest latency in the industry, and a cutting-edge CPU like pre-production Intel Sapphire Rapids processor, is a critical step in assuring SoC designers of the robustness of our CXL implementation.&#8221;<\/p>\n\n\n\n<p>Dr. Debendra Das Sharma, Intel Fellow and Director of I\/O Technology and Standards Group, Data Center Group, also commented, &#8220;CXL will be a foundational interconnect technology in the data centers and networks of the future. The availability of third party silicon IP like the PLDA XpressLINK CXL Controller IP lowers integration risks and helps ensure quicker proliferation of the CXL protocol across the industry ecosystem.&#8221;<\/p>\n\n\n\n<p>PLDA is a technical leader in high-speed Interconnect IP. These two recent announcements separated by only a few weeks demonstrate their commitment to supporting the latest standards, focusing on interoperability and robustness. To probe further:<\/p>\n\n\n\n<p><strong>PCIe<\/strong><\/p>\n\n\n\n<ul class=\"wp-block-list\"><li><a href=\"https:\/\/www.plda.com\/products\/xpressrich5\" target=\"_blank\" rel=\"noreferrer noopener\">PCIe 5.0 Controller IP<\/a> with a Native user interface Link PLDA website<\/li><li><a href=\"https:\/\/www.plda.com\/products\/xpressrich5-axi\" target=\"_blank\" rel=\"noreferrer noopener\">PCIe 5.0 Controller IP with AMBA\u00ae AXI<\/a> user Interface<\/li><li><a href=\"https:\/\/www.plda.com\/products\/xpressswitch\" target=\"_blank\" rel=\"noreferrer noopener\">PCIe 5.0 Multiport Transparent Switch IP<\/a><\/li><li><a href=\"https:\/\/www.plda.com\/products\/xpresspcs-pcs-ip-pcie-50\" target=\"_blank\" rel=\"noreferrer noopener\">PCS IP for PCIe 5.0<\/a><\/li><\/ul>\n\n\n\n<p><strong>CXL<\/strong><\/p>\n\n\n\n<ul class=\"wp-block-list\"><li><a href=\"https:\/\/www.plda.com\/products\/xpresslink-soc-controller-ip-cxl\" target=\"_blank\" rel=\"noreferrer noopener\">XpressLINK-SOC CXL Controller with Configurable AMBA AXI Interconnect<\/a><\/li><li><a href=\"https:\/\/www.plda.com\/products\/xpresslink-controller-ip-cxl\" target=\"_blank\" rel=\"noreferrer noopener\">XpressLINK CXL Controller with CPI interconnect<\/a><\/li><\/ul>\n\n\n\n<p><em><a href=\"https:\/\/www.linkedin.com\/in\/romain-tourneau-7a99bb44\/\" target=\"_blank\" rel=\"noreferrer noopener\">Romain Tourneau<\/a> is Marketing Manager at PLDA. He has over eight years of experience in the Semiconductor Industry. He has defined and set up PLDA&#8217;s Marketing &amp; Communication Strategy, which contributed to positioning the company at the PCIe Market&#8217;s leading edge<\/em>. <\/p>\n\n\n\n<p>PLDA is a <a href=\"https:\/\/www.plm.automation.siemens.com\/global\/en\/our-story\/partners\/software-technology.html\" target=\"_blank\" rel=\"noreferrer noopener\">Siemens Digital Industries Software Software and Technology Partner<\/a>. PLDA has established itself as a leader in the Semiconductor Intellectual Property (SIP), specializing in high-speed interconnect with over 3,300 customers and 6,400 licenses in 62 countries. Software and Technology partners are leaders in their domain and leverage the open <a href=\"https:\/\/www.plm.automation.siemens.com\/global\/en\/products\/\" target=\"_blank\" rel=\"noreferrer noopener\">Xcelerator portfolio<\/a> to provide customers with a comprehensive set of integrated solutions.<\/p>\n","protected":false},"excerpt":{"rendered":"<p>PLDA and Siemens Electronic Design Automation (EDA) collaborated throughout the Peripheral Component Interconnect Express (PCIe) protocol&#8217;s evolution, enabling advanced leadership&#8230;<\/p>\n","protected":false},"author":75918,"featured_media":1676,"comment_status":"open","ping_status":"open","sticky":false,"template":"","format":"standard","meta":{"spanish_translation":"","french_translation":"","german_translation":"","italian_translation":"","polish_translation":"","japanese_translation":"","chinese_translation":"","footnotes":""},"categories":[3,2,148],"tags":[27,16,9],"industry":[],"product":[237,286],"coauthors":[],"class_list":["post-1670","post","type-post","status-publish","format-standard","has-post-thumbnail","hentry","category-featured","category-news","category-partner-success","tag-software-and-technology-partners","tag-specialization","tag-xcelerator","product-modelsim","product-questa"],"featured_image_url":"https:\/\/blogs.sw.siemens.com\/wp-content\/uploads\/sites\/21\/2021\/03\/shutterstock_1638159160.jpg","_links":{"self":[{"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/posts\/1670","targetHints":{"allow":["GET"]}}],"collection":[{"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/posts"}],"about":[{"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/types\/post"}],"author":[{"embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/users\/75918"}],"replies":[{"embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/comments?post=1670"}],"version-history":[{"count":5,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/posts\/1670\/revisions"}],"predecessor-version":[{"id":1739,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/posts\/1670\/revisions\/1739"}],"wp:featuredmedia":[{"embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/media\/1676"}],"wp:attachment":[{"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/media?parent=1670"}],"wp:term":[{"taxonomy":"category","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/categories?post=1670"},{"taxonomy":"post_tag","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/tags?post=1670"},{"taxonomy":"industry","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/industry?post=1670"},{"taxonomy":"product","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/product?post=1670"},{"taxonomy":"author","embeddable":true,"href":"https:\/\/blogs.sw.siemens.com\/partners\/wp-json\/wp\/v2\/coauthors?post=1670"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}